Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/11918
Full metadata record
DC FieldValueLanguage
dc.contributor.authorAwasthi, A Ankit-
dc.date.accessioned2023-08-19T08:29:33Z-
dc.date.available2023-08-19T08:29:33Z-
dc.date.issued2023-06-01-
dc.identifier.urihttp://10.1.7.192:80/jspui/handle/123456789/11918-
dc.description.abstractThe tape-out stage marks the final phase of the physical design process and brings a sense of relief to the entire project team. It involves sending a clean layout file, typically in the form of GDS/OASIS format, to the foundry for fabrication, after successfully passing all the checks specified by the foundry. However, leading up to the tape-out, there are often numerous sleepless nights endured by physical design engineers and signoff engineers, as they work tirelessly to finalize the design. In VLSI design flow (for ASIC/SOC), Tape-out is the finishing process which completes the design and the database containing all the design information is send to the foundry for manufacturing. Unlike software product release (which can be easily patched in case a bug is discovered later), a design data base that is released for manufacturing cannot be patched once the wafer/chip are made. It would need to go through the whole process again. Also each revision of this tape-out process involves a very high cost and several months of lost time. This is why something like sign off process is used as a go ahead for tape-out This is nothing but a checklist to make sure if all the stages in the design process are completed and the data base is really ready to go for manufacturing. In my Project work, I Performed the steps carried out to observe the static/Dynamic IR and Signal/Power EM. From This I can conclude the result of power analysis and we can also optimize the design. Using RHSC Analysis, we can develop a test driver for Modular Approach in irem GLx Subflow.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries21MECV01;-
dc.subjectEC 2021en_US
dc.subjectProject Report 2021en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (VLSI)en_US
dc.subjectVLSIen_US
dc.subjectVLSI 2021en_US
dc.subject21MECen_US
dc.subject21MECVen_US
dc.subject21MECV01en_US
dc.titleEnhancement of Test Driver for Modular Approach in Irem Glx Flow for Dynamic Analysisen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
21MECV01.pdf21MECV014.08 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.