Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/11926
Title: | Development of Physical Verification runsets using SVRF |
Authors: | Shah, Heet Nareshbhai |
Keywords: | EC 2021 Project Report 2021 EC Project Report EC (VLSI) VLSI VLSI 2021 21MEC 21MECV 21MECV09 |
Issue Date: | 1-Jun-2023 |
Publisher: | Institute of Technology |
Series/Report no.: | 21MECV09; |
Abstract: | Process design kits, also known as PDKs are the bridge between the foundry and the designer. With the help of PDKs only, a designer can design, validate, test and eventually be able to fabricate the design onto actual chips. These PDKs are also an important financial source and economic asset for a foundry as to attract as many customers as possible for designing purpose. Runsets are one of the most vital part of PDKs along with many other components. Runsets basically mean the set of rules that are based on actual device and material physics, which, when obtained from the foundry, is converted to its digital form to be paired with the EDA tools which are then passed on to the customers for development of designs. Runset development requires sound knowledge of physical layout and design rules to be interpreted correctly. The development of runsets is tool specific, one such tool is the Calibre by Siemens. Calibre runsets are developed using a proprietary language known as the Standard Verification Rule Format (SVRF). Physical verification flows require a plethora of runset development and all these developments are done using SVRF at its base SVRF as a language is feature rich and provides a wide variety of commands and functions to develop highly specific algorithms and computations while forming the runsets. This project revolves around the Development of Design Rule Check (DRC) runsets, Antenna Rule check Runsets, Layout-vs-Schematic (LVS) runsets using SVRF along the concept, pre-requisites and tools of Parasitic Extraction (PEX) and represent a small but illustrative equivalent of the industry trusted standard process. |
URI: | http://10.1.7.192:80/jspui/handle/123456789/11926 |
Appears in Collections: | Dissertation, EC (VLSI) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
21MECV09.pdf | 21MECV09 | 4.72 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.