Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/11929
Full metadata record
DC FieldValueLanguage
dc.contributor.authorBarbhaya, Siddharth-
dc.date.accessioned2023-08-21T08:03:05Z-
dc.date.available2023-08-21T08:03:05Z-
dc.date.issued2023-06-01-
dc.identifier.urihttp://10.1.7.192:80/jspui/handle/123456789/11929-
dc.description.abstractThe SOC debugging process presents a wide range of difficulties. Finding basic design errors, subtle signal integrity issues, and system-level architecture faults are among the difficulties. It is crucial to identify all design flaws and promptly fix them, although it might be challenging. The most significant component of the design is verification. Integral circuit (IC) verification via conventional directed testing has become a tedious and time-consuming operation due to the rising design complexity and concurrency of ICs. In most cases, pre-silicon validation is carried out at the chip, multi-chip, or system level. Pre-silicon validation's goal is to confirm the design's accuracy and sufficiency. This approach typically requires modelling the complete system, where the model of the design under test may be RTL, and other components of the system may be behavioural or bus functional models. The goal is to subject the DUT (design under test) to real-world-like input stimuli. An essential part of the PCIe protocol that controls connection construction, link training, and fault recovery procedures is the Link Training and Status State Machine (LTSSM). This study gives a thorough introduction to the LTSSM, covering all of its several states, transitions, substates, and related packet formats. Project also includes factors involved in creating and testing LTSSM including the implementation of LTSSM in recent PCIe devices. Finally, the report proposes future research directions for enhancing the performance and reliability of LTSSM in emerging PCIe applications.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries21MECV12;-
dc.subjectEC 2021en_US
dc.subjectProject Report 2021en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (VLSI)en_US
dc.subjectVLSIen_US
dc.subjectVLSI 2021en_US
dc.subject21MECen_US
dc.subject21MECVen_US
dc.subject21MECV12en_US
dc.titleImplementation of PCIe Protocol Functionalityen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
21MECV12.pdf21MECV121.42 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.