Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/11933
Full metadata record
DC FieldValueLanguage
dc.contributor.authorPandurang, Wankhede Sunil-
dc.date.accessioned2023-08-21T08:58:20Z-
dc.date.available2023-08-21T08:58:20Z-
dc.date.issued2023-06-01-
dc.identifier.urihttp://10.1.7.192:80/jspui/handle/123456789/11933-
dc.description.abstractThese day’s IC designs are made up of multiple blocks and each block may operate at different voltages to save power. To communicate from one block to another we need voltage level shifters. In this paper, different level shifters are presented to find out a better approach for improved performance in terms of delay and voltage swing of the level shifters. The digital voltage level shifters for converting low swing input voltage to high swing output voltage and vice versa are discussed. The different topologies of level shifter circuits are designed using Finfet technology. Merits and demerits of different level shifters are discussed as they evolve from previous structures. In (SoC) Design, different parts like digital, analog, and passive components are fabricated on a single chip and need different voltages to obtain optimum performance. A level shifter cell is used to move a signal voltage to reach from one voltage domain to another in the VLSI system. This work uses different architectures to reduce the leakage, and power and improve the voltage swing. The level shifter is used to handle multiple power supplies in the same system. This is required when the chips are working towards different voltage systems and have been used between the core circuits and input/output circuits.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries21MECV16;-
dc.subjectEC 2021en_US
dc.subjectProject Report 2021en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (VLSI)en_US
dc.subjectVLSIen_US
dc.subjectVLSI 2021en_US
dc.subject21MECen_US
dc.subject21MECVen_US
dc.subject21MECV16en_US
dc.titleExploration of Level Shifter Architecture in Deep-Submicron Regionen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
21MECV16.pdf21MECV161.88 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.