Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/11933
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Pandurang, Wankhede Sunil | - |
dc.date.accessioned | 2023-08-21T08:58:20Z | - |
dc.date.available | 2023-08-21T08:58:20Z | - |
dc.date.issued | 2023-06-01 | - |
dc.identifier.uri | http://10.1.7.192:80/jspui/handle/123456789/11933 | - |
dc.description.abstract | These day’s IC designs are made up of multiple blocks and each block may operate at different voltages to save power. To communicate from one block to another we need voltage level shifters. In this paper, different level shifters are presented to find out a better approach for improved performance in terms of delay and voltage swing of the level shifters. The digital voltage level shifters for converting low swing input voltage to high swing output voltage and vice versa are discussed. The different topologies of level shifter circuits are designed using Finfet technology. Merits and demerits of different level shifters are discussed as they evolve from previous structures. In (SoC) Design, different parts like digital, analog, and passive components are fabricated on a single chip and need different voltages to obtain optimum performance. A level shifter cell is used to move a signal voltage to reach from one voltage domain to another in the VLSI system. This work uses different architectures to reduce the leakage, and power and improve the voltage swing. The level shifter is used to handle multiple power supplies in the same system. This is required when the chips are working towards different voltage systems and have been used between the core circuits and input/output circuits. | en_US |
dc.publisher | Institute of Technology | en_US |
dc.relation.ispartofseries | 21MECV16; | - |
dc.subject | EC 2021 | en_US |
dc.subject | Project Report 2021 | en_US |
dc.subject | EC Project Report | en_US |
dc.subject | EC (VLSI) | en_US |
dc.subject | VLSI | en_US |
dc.subject | VLSI 2021 | en_US |
dc.subject | 21MEC | en_US |
dc.subject | 21MECV | en_US |
dc.subject | 21MECV16 | en_US |
dc.title | Exploration of Level Shifter Architecture in Deep-Submicron Region | en_US |
dc.type | Dissertation | en_US |
Appears in Collections: | Dissertation, EC (VLSI) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
21MECV16.pdf | 21MECV16 | 1.88 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.