Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/1549
Full metadata record
DC FieldValueLanguage
dc.contributor.authorJha, Saurabh-
dc.date.accessioned2010-06-12T04:22:36Z-
dc.date.available2010-06-12T04:22:36Z-
dc.date.issued2010-06-01-
dc.identifier.urihttp://hdl.handle.net/123456789/1549-
dc.description.abstractThe ever-increasing competition in the semiconductor industry requires the de- velopers to reduce the design-to-market time of their products continuously. Along with adding more advanced features in the products, it is also important to take care that the development process is fast, and the accuracy maintained. Automation of various processes is thus imperative in saving time and helping designers expedite their design ow. Today, the I/O structures require the greatest amount of circuit design expertise along with detailed process knowledge. It is the I/O element which nally interfaces the core signal to the o -chip environment. Thus however ecient the core design may be, it is the I/Os which determine the eciency of the chip. It is very important to ensure that the designed I/O is functional and works well within the speci cations. Due to the large no. of input and output pins their must be protocol and automation is required. The functional veri cation of I/O 's can be done through JTAG IEEE 1149.1 ,but as the number of I/O's changes since for di erent Core Logic the I/O cells are di erent in number the whole design of implementation changes .So there is need of the completely automated and along with the characterization ow. The di erent steps of the ow were automatic but run serially by the user. After each step the user had to check the operation speci c log les. These log les are checked for a speci c result and then the user proceeds.en
dc.language.isoen_USen
dc.publisherInstitute of Technologyen
dc.relation.ispartofseries08MEC006en
dc.subjectEC 2008en
dc.subjectProject Report 2008en
dc.subjectEC Project Reporten
dc.subjectProject Reporten
dc.subjectEC (VLSI)en
dc.subjectVLSIen
dc.subject08MECen
dc.subject08MEC006en
dc.subjectVLSI-
dc.subjectVLSI 2008-
dc.titleAutomatic RTL generation for IO test Solutionen
dc.typeDissertationen
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
08MEC006.pdf08MEC0064.8 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.