Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/3098
Title: | Scalable LEON 3 based SoC for Multiple Floating Point Operations |
Authors: | Gajjar, Nagendra Devahsrayee, N. M. Dasgupta, K. S. |
Keywords: | FPGA FPU LEON3 Core System on Chip EC Faculty Paper Faculty Paper ITFEC004 ITFEC006 NUiCONE NUiCONE-2011 |
Issue Date: | 8-Dec-2011 |
Publisher: | Institute of Technology |
Citation: | 2nd International Conference on Current Trends in Technology, NUiCONE-2011, Institute of Technology, Nirma University, December 8-10, 2011 |
Series/Report no.: | ITFEC004-2 |
Abstract: | The low Power consumption and high performance are two main directions in the development of modern microprocessor architectures used for System on Chip. In general there are two excluding branches of System on Chip evolution, where multiple Processors are on chip or multiple co-processors on the chip to improve the performance. The paper present methodology for interfacing multiple Floating Point Units with LEON3 processor IP core for low power or high performance systems. It compares performance of basic LEON3 based SoC without FPU and with multiple FPU where multiple floating point operations can be computed in parallel. The enhanced SoC is synthesized and implemented on Xilinx FPGA. The Area and power comparison is shown, The 8 FPU increase power requirement by 3 % only giving parallel speed up by 8 times. |
URI: | http://10.1.7.181:1900/jspui/123456789/3098 |
ISBN: | 9788192304908 |
Appears in Collections: | Faculty Papers, EC |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
ITFEC004-2.pdf | ITFEC004-2 | 438.8 kB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.