Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/3213
Full metadata record
DC FieldValueLanguage
dc.contributor.authorThakore, Kruti P.-
dc.contributor.authorDevashrayee, N. M.-
dc.date.accessioned2012-05-14T06:43:58Z-
dc.date.available2012-05-14T06:43:58Z-
dc.date.issued2010-12-09-
dc.identifier.citation1st International Conference on Current Trends in Technology, NUiCONE 2010, December 9-11, 2010, Institute of Technology, Nirma University, Ahmedabaden_US
dc.identifier.urihttp://10.1.7.181:1900/jspui/123456789/3213-
dc.description.abstractLow power phase lock loop is becoming necessary for portable and battery operated compact electronic devices, which decreases the risk of reliability problems. So power and jitter have been major big concern in circuit designs from last decade. In this review paper, Several design for PLL have been proposed for low power and low jitter for clock generator circuit. The paper contains the detailed survey on various jitter reduction techniques with low power PLL proposed for clock generator circuit.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseriesITFEC006-1en_US
dc.subjectLow Poweren_US
dc.subjectLow Jitteren_US
dc.subjectPLLen_US
dc.subjectEC Faculty Paperen_US
dc.subjectFaculty Paperen_US
dc.subjectITFEC006en_US
dc.subjectNUiCONEen_US
dc.subjectNUiCONE-2010en_US
dc.titleLow Power and Low Jitter PLL for Clock Generatoren_US
dc.typeFaculty Papersen_US
Appears in Collections:Faculty Papers, EC

Files in This Item:
File Description SizeFormat 
ITFEC006-1.pdfITFEC006-1266.84 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.