Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/3213
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Thakore, Kruti P. | - |
dc.contributor.author | Devashrayee, N. M. | - |
dc.date.accessioned | 2012-05-14T06:43:58Z | - |
dc.date.available | 2012-05-14T06:43:58Z | - |
dc.date.issued | 2010-12-09 | - |
dc.identifier.citation | 1st International Conference on Current Trends in Technology, NUiCONE 2010, December 9-11, 2010, Institute of Technology, Nirma University, Ahmedabad | en_US |
dc.identifier.uri | http://10.1.7.181:1900/jspui/123456789/3213 | - |
dc.description.abstract | Low power phase lock loop is becoming necessary for portable and battery operated compact electronic devices, which decreases the risk of reliability problems. So power and jitter have been major big concern in circuit designs from last decade. In this review paper, Several design for PLL have been proposed for low power and low jitter for clock generator circuit. The paper contains the detailed survey on various jitter reduction techniques with low power PLL proposed for clock generator circuit. | en_US |
dc.publisher | Institute of Technology | en_US |
dc.relation.ispartofseries | ITFEC006-1 | en_US |
dc.subject | Low Power | en_US |
dc.subject | Low Jitter | en_US |
dc.subject | PLL | en_US |
dc.subject | EC Faculty Paper | en_US |
dc.subject | Faculty Paper | en_US |
dc.subject | ITFEC006 | en_US |
dc.subject | NUiCONE | en_US |
dc.subject | NUiCONE-2010 | en_US |
dc.title | Low Power and Low Jitter PLL for Clock Generator | en_US |
dc.type | Faculty Papers | en_US |
Appears in Collections: | Faculty Papers, EC |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
ITFEC006-1.pdf | ITFEC006-1 | 266.84 kB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.