Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/3480
Title: Design and Development of Standard cell and eCL library
Authors: Vasa, Roopak
Keywords: EC 2010
Project Report 2010
EC Project Report
Project Report
10MEC
10MECV
10MECV18
VLSI
VLSI 2010
EC (VLSI)
Issue Date: 1-Jun-2012
Publisher: Institute of Technology
Series/Report no.: 10MECV18
Abstract: As circuit becomes larger and more complex and the technology moves to lower nodes, manual creation of the digital modules of these design become more di cult. To simplify and speed up the design process, synthesis and place-and-route tools are used to automate much of the design of the digital domain. To support this requirement my work also moves around development of such standard cell libraries. The internship mainly involved making layouts of Standard cell and eCL libraries from given schematics and packaging them. Occasionally charac- terizing them using ELDO Simulator to measure input capacitance, prop- agation delay, rise time etc. and running Place and Route ows on them. The details of all steps of library development are discussed which starts from introduction to library and whole design ow. Generation of di erent views is targeted to be used at di erent abstraction level and for di erent EDA tools. In the ow, rstly the schematics are made. Then layouts are made from the schematics. We run DRC, LVS on these layouts. Them we apply DFM on the layouts. Then there is functional veri cation of the extracted netlist from the layout. Further these cells are characterized for timing and power. Finally a place and route is performed using these cells. Also a Testchip is made for each library which is used for silicon validation of the same.
URI: http://10.1.7.181:1900/jspui/123456789/3480
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
10MECV18.pdf10MECV182.85 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.