Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/378
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Sharma, Anand | - |
dc.date.accessioned | 2009-01-30T11:15:11Z | - |
dc.date.available | 2009-01-30T11:15:11Z | - |
dc.date.issued | 2008-06-01 | - |
dc.identifier.uri | http://hdl.handle.net/123456789/378 | - |
dc.description.abstract | With technology scaling, the trend for high performance integrated circuits is towards higher operating frequency, lower power supply and lower power dissipation. Lower supply voltage leads to smaller noise margins and less tolerance for voltage drop (for average voltage drop and more so for dynamic voltage drop). As design houses move their designs to sub-micron technologies, the need for dynamic voltage drop (or DvD) verification has become a sign-off requirement prior to tape-out. This project evaluates the specific features of APACHE tool for CMOS Standard Cell flow and IR-drop for full chip cell based power/ground Design. Apache Power Library (APL) is the solution of Library characterization using SPICE simulation which is used in Redhawk Dynamic analysis in APACHE. Because the APL characterized data are more realistic for Dynamic IR Analysis, so as a Library provider we want to do some modification in existing Characterization Flow and integrate APL methodology with them. So first we understand the APL methodology and then update present flow to align and support the APACHE flow. Calculate the IR drop of a Design through Apache’s Redhawk, and see the effect of APL characterized data in voltage drop, so the intrinsic and extrinsic de-cap are used in fixing the design. | en |
dc.language.iso | en_US | en |
dc.publisher | Institute of Technology | en |
dc.relation.ispartofseries | 06MEC019 | en |
dc.subject | EC 2006 | en |
dc.subject | Project Report 2006 | en |
dc.subject | EC Project Report | en |
dc.subject | Project Report | en |
dc.subject | 06MEC | en |
dc.subject | 06MEC019 | en |
dc.subject | VLSI | - |
dc.subject | VLSI 2006 | - |
dc.title | Evaluation of specific features of CAD tool (APACHE) for CMOS Standard Cell Flow | en |
dc.type | Dissertation | en |
Appears in Collections: | Dissertation, EC (VLSI) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
06MEC019.pdf | 06MEC019 | 1.99 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.