Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/4731
Full metadata record
DC FieldValueLanguage
dc.contributor.authorTalati, Deepen-
dc.date.accessioned2014-08-06T12:27:38Z-
dc.date.available2014-08-06T12:27:38Z-
dc.date.issued2014-06-01-
dc.identifier.urihttp://hdl.handle.net/123456789/4731-
dc.description.abstractProject deals with the DFT Implementation for the Design, test terminology and scan design techniques. It involves RTL level simulations and gate level simulations using Cadence NCSim tool. It involves pattern generation using Tessent TestKompress tool. During simulations I found bugs in the design, so it also includes debugging portion and found the actual reason for problem occurrence. It also involves the understanding of Boundary Scan Architectures like IEEE 1149.1 architecture which is usually known as JTAG architecture and IEEE P1500 architecture. It involves the complete working of TAP controller by its 16 states. It involves the different configuration for programming IEEE P1500 by TAP controller and described the glue logic for those various cases to function the P1500 wrapper and its internal core design. It involves understanding of different Perl scripts related to TAP controller and P1500. It involves wrapper generation and wrapper mapping with the use of some internal tools of ST.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries12MECV25;-
dc.subjectEC 2012en_US
dc.subjectProject Reporten_US
dc.subjectProject Report 2012en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (VLSI)en_US
dc.subjectVLSIen_US
dc.subjectVLSI 2012en_US
dc.subject12MECen_US
dc.subject12MECVen_US
dc.subject12MECV25en_US
dc.titleDFT Simulation and Debugen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
12MECV25.pdf12MECV252.33 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.