Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/5412
Title: Performance Analysis and Characterization of Shared Charge and Clocked-Latch based Comparator using 90-nm Technology
Authors: Savani, Vijay G.
Devashrayee, N. M.
Keywords: Impedance Dividing Comparator
Differential Current Sensing Comparator
Shared Charge and Clocked-latch based Comparator
Mentor Graphics IC Station
EC Faculty Paper
Faculty Paper
ITFEC024
ITFEC006
Issue Date: 2014
Publisher: STM Journals
Series/Report no.: ITFEC024-13;
Abstract: Paper describes the performance analysis, implementation and characterization of low-power & high-speed shared charge clocked-latch based comparator using 90-nm technology. There are two different topologies of the comparator viz. impedance dividing and differential current sensing comparators are combined to take the advantages and use their good features. The main focus of design is on improvement in speed by sharing charge and reduction in power dissipation. The topology is implemented in the 90-nm technology, obtained results are compared with the previous work at 180-nm technology. The implementation has been carried out using EDA tool of Mentor Graphic’s IC Station and simulation results are obtained using Eldo Spice.
URI: http://hdl.handle.net/123456789/5412
ISSN: 2249-474X
2321-6492
Appears in Collections:Faculty Papers, EC

Files in This Item:
File Description SizeFormat 
ITFEC024-13.pdfITFEC024-13649.57 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.