Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/5508
Title: | Hardware Implementation of Greatest Common Divisor using subtractor in Euclid Algorithm |
Authors: | Upadhyay, Darshana Patel, Harshit |
Keywords: | GCD – Greatest Common Divisor Greatest Common Divisor Magnitude Comparator Multiplexer Full Subtractor Euclidean Algorithm Computer Faculty Paper Faculty Paper ITFIT012 |
Issue Date: | Mar-2013 |
Series/Report no.: | ITFIT012-6; |
Abstract: | This paper proposed an efficient implementation of digital circuit based on the Euclidean Algorithm with modular arithmetic to find Greatest Common Divisor (GCD) of two Binary Numbers given as input to the circuit. Output of the circuit is the GCD of the given inputs. In this paper subtraction-based narrative defined by Euclid is described, the remainder calculation replaced by repeated subtraction. The selection of the Division Method using subtractor is due to ease of implementation and less complexity in connection with reduced hardware. The circuit is built using basic digital electronic components like Multiplexers & comparator (A<B) as control function and Registers, Full subtractor as Register transfer components. Although the circuit is developed to handle 4-bit of data, it can be easily extended to handle any number of bits just by increasing capacity of basic components (Multiplexer, Registers, Full Subtractor and comparator). |
Description: | International Journal of Computer Applications, Vol. 65 (7), March, 2013, Page No. 24 - 28 |
URI: | http://hdl.handle.net/123456789/5508 |
ISSN: | 0975 – 8887 |
Appears in Collections: | Faculty Papers, CE |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
ITFIT012-6.pdf | ITFIT012-6 | 392.39 kB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.