Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/5896
Full metadata record
DC FieldValueLanguage
dc.contributor.authorShah, Sunil-
dc.date.accessioned2015-08-04T05:36:26Z-
dc.date.available2015-08-04T05:36:26Z-
dc.date.issued2015-06-01-
dc.identifier.urihttp://hdl.handle.net/123456789/5896-
dc.description.abstractWith the increasing level of complexity in digital systems, digital design techniques have advanced and got to a higher level of abstraction that is Electronic System Level (ESL). Designing at the ESL tackles the increasing complexity of System on Chip (SoC) design by raising the level of abstraction in system specification and modelling which also helps to decrease the time to market of the chip. This process involves validating and transforming of the system model with the effective ESL frameworks until the desired level of SoC implementation and coverage is attained. These optimized switches are used, to meet scalability, bandwidth and efficiency demands of the networking environment. This project aims at validating various features at data link layer, network layer and overlay networks of Ethernet switch. These features includes virtualization protocols like VXLAN, NVGRE, etc. Data center applications are no longer bound to specific hardware resources; thus making the application unaware of the underlying hardware and viewing the CPUs, memory, and network infrastructure as shared resource pools. Server virtualization allows the abstraction of server resources to provide flexibility and optimized usage on a standardized hardware infrastructure. Results are analysed for a match with the expected behaviour of the switch. Bugs found in the software model are reported back to the implementation team for a fix and a bug free software model of the switch is obtained for Register Transfer Level (RTL) implementation.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries13MECE19;-
dc.subjectEC 2013en_US
dc.subjectProject Reporten_US
dc.subjectProject Report 2013en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (ES)en_US
dc.subjectEmbedded Systemsen_US
dc.subjectEmbedded Systems 2013en_US
dc.subject13MECen_US
dc.subject13MECEen_US
dc.subject13MECE19en_US
dc.titleElectronic System Level Validation of Ethernet Switchen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (ES)

Files in This Item:
File Description SizeFormat 
13MECE19.pdf13MECE191.88 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.