Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/5966
Full metadata record
DC FieldValueLanguage
dc.contributor.authorMasrani, Mansi-
dc.date.accessioned2015-08-11T09:37:14Z-
dc.date.available2015-08-11T09:37:14Z-
dc.date.issued2015-06-01-
dc.identifier.urihttp://hdl.handle.net/123456789/5966-
dc.description.abstractIn recent microprocessor designs Register File (RF) and Read Only Memory (ROM) arrays comprise over 50% of the total core area. The On die ROM usage is increasing as there is an increased focus on IOTs, multi-core microprocessor for notebooks, 2-in-1s and mobile applications. ROM memories are used extensively to store the fix information, such as micro-codes for complex micro-operations in the micro-processors, or as the data coefficients which are used in digital filters. Reduction of active power and leakage power in ROM memories has become more important, because of the use of power constrained design and as an addition to it the design which provides high-performance has increased, and also for the low-power portable systems, such as cellular phones and notebooks, which requires a longer battery life are also the necessity of this generation high-speed use. Achieving high performance at low power specification need considerable innovation. Use of High Threshold Voltage (Vth) devices may not be the solution when targeting high performance designs. Further, as technology scales, leakage increases exponentially, which requires more aggressive low power (low leakage) schemes. The leakage power component constitutes a big part in the total power consumption in conventional ROM circuits. This paper describes a proven ROM architecture that reduces significantly leakage, without speed decrement and area penalty.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries13MECV10;-
dc.subjectEC 2013en_US
dc.subjectProject Reporten_US
dc.subjectProject Report 2013en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (VLSI)en_US
dc.subjectVLSIen_US
dc.subjectVLSI 2013en_US
dc.subject13MECen_US
dc.subject13MECVen_US
dc.subject13MECV10en_US
dc.titleBit Cell Architecture For Embedded Romen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
13MECV10.pdf13MECV10988.77 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.