Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/5970
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Padaliya, Madhav | - |
dc.date.accessioned | 2015-08-11T09:56:00Z | - |
dc.date.available | 2015-08-11T09:56:00Z | - |
dc.date.issued | 2015-06-01 | - |
dc.identifier.uri | http://hdl.handle.net/123456789/5970 | - |
dc.description.abstract | Designing embedded SRAM memory with optimum power consumption and minimum area is very challenging task as far as VLSI is concerned because there is always a trade off between power, area overhead and performance while carrying out block level designs in VLSI. In order to improve the performance of the processor one should use an optimum size of SRAM with low leakage bitcell and periphery devices in static condition.This report, include the design-analysis and characterization of the SRAM low power techniques in the standard cell environment. After introducing half swing pulse mode and divided & hierarchical bit-lines method access time reduced up to 10-12% and power consumption reduced up to 25-30%. The characterization of the source biasing for bitcell is enhanced method of source boosting method to save the bitcell leakage but area penalty is a major concerned in both methods. The low power modes save a leakage in periphery part upto 8-10% as far as static condition is concerned. The peak power issue is a very critical constrain while analyse the taller SRAM memory instances, for that introducing the control chain mechanism to reduced peak current up to 22-24% also include the design aspect of bitcell and sense amplier with 90nm TSMC bitcell model, 32nm scaled version from 90nm and 32nm 1-D scaled version from 90nm. | en_US |
dc.publisher | Institute of Technology | en_US |
dc.relation.ispartofseries | 13MECV15; | - |
dc.subject | EC 2013 | en_US |
dc.subject | Project Report | en_US |
dc.subject | Project Report 2013 | en_US |
dc.subject | EC Project Report | en_US |
dc.subject | EC (VLSI) | en_US |
dc.subject | VLSI | en_US |
dc.subject | VLSI 2013 | en_US |
dc.subject | 13MEC | en_US |
dc.subject | 13MECV | en_US |
dc.subject | 13MECV15 | en_US |
dc.title | Analysis and Characterization of Low Power SRAM Memory Compiler | en_US |
dc.type | Dissertation | en_US |
Appears in Collections: | Dissertation, EC (VLSI) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
13MECV15.pdf | 13MECV15 | 1.92 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.