Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/6368
Title: Suitability of Various Low-Power Testing Techniques for IP Core-Based SoC: A Survey
Authors: Mehta, Usha
Dasgupta, K. S.
Devashrayee, N. M.
Keywords: EC Faculty Paper
Faculty Paper
ITFEC010
ITFEC006
Issue Date: 2011
Publisher: Hindawi Publishing Corporation
Series/Report no.: ITFEC010-23;
Abstract: Test power is the major issue for current generation VLSI testing. It has become the biggest concern for today’s SoC.While reducing the design efforts, the modular design approach in SoC (i.e., use of IP cores in SoC) has further exaggerated the test power issue. It is not easy to select an effective low-power testing strategy from a large pool of diverse available techniques. To find the proper solutions for test power reduction strategy for IP core-based SoC, in this paper, starting from the terminology and models for power consumption during test, the state of the art in low-power testing is presented. The paper contains the detailed survey on various power reduction techniques proposed for all aspects of testing like external testing, Built-In Self-Test techniques, and the advances in DFT techniques emphasizing low power. Further, all the available low-power testing techniques are strongly analyzed for their suitability to IP core-based SoC.
Description: VLSI Design, Vol. 2011, Page No. 1 - 7
URI: http://hdl.handle.net/123456789/6368
Appears in Collections:Faculty Papers, EC

Files in This Item:
File Description SizeFormat 
ITFEC010-23.pdfITFEC010-23492.85 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.