Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/6370
Title: | Hamming Distance Based Distributed Scan Chain Reordering For Test Power Optimization |
Authors: | Mehta, Usha Dasgupta, K. S. Devashrayee, N. M. Choksi, Kushal |
Keywords: | Distributed Scan Chain Reordering (DSCR) Test Power Weighted Transition Metric (WTM) ATPG Hamming Distance EC Faculty Paper Faculty Paper ITFEC010 ITFEC006 |
Issue Date: | Dec-2010 |
Publisher: | IEEE |
Citation: | 4th IEEE Annual India Conference (INDICON 10), December, 2010 |
Series/Report no.: | ITFEC010-25; |
Abstract: | Scan chain design is a popular design-for-test technique for testing of sequential circuits. Significant amount of power is consumed during loading and unloading of scan chains due to weighted transitions. As the power consumption in the test mode is quite high compared to normal circuit operation, the test power has become the prime concern for current research. Scan chain reordering is widely used method to reduce test power. In this paper, a Hamming distance based distributed reordering for loading and unloading scan chain vector is proposed. This method focuses on how and where weighted transitions occur. In current scenario of VLSI the manufacturing cost and area of transistor is no longer a big issue for current VLSI world. In this context, the proposed method shows promising results in reduction of test power at a cost of area. The experimental results for widely sited ISCAS’89 benchmark circuits are presented to show the effectiveness of the proposed scheme. |
URI: | http://hdl.handle.net/123456789/6370 |
ISSN: | 978-1-4244-9074-5 |
Appears in Collections: | Faculty Papers, EC |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
ITFEC010-25.pdf | ITFEC010-25 | 285.91 kB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.