Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/6372
Title: | Hamming Distance Based 2-D Reordering With Power Efficient Don’t Care Bit Filling: Optimizing the Test Data Compression Method |
Authors: | Mehta, Usha Devashrayee, N. M. Dasgupta, K. S |
Keywords: | Test Vector Reordering Don’t Care Bit Filling Test Data Compression Test Power Area Overhead Run Length Based Codes EC Faculty Paper Faculty Paper ITFEC010 ITFEC006 |
Issue Date: | 29-Sep-2010 |
Publisher: | IEEE |
Citation: | 9th International Symposium on System-on-Chip (SoC 2010), September 29 - 30, 2010 |
Series/Report no.: | ITFEC010-27; |
Abstract: | This paper presents a method to compress partially specified test data for a given SoC in Automatic Test Equipment (ATE). A method “Hamming Distance Based 2-Dimensional Reordering with Power Efficient Don’t Care Bit Filling” is presented for compression of test data in which two dimensional i.e. row and columnwise test vector reordering and power optimized don’t care bit filling method is applied. The advantage of the approach is a good compression with very low test power achieved without adding area overhead. The advantages are shown by experimental results with ISCAS benchmark circuits. |
URI: | http://hdl.handle.net/123456789/6372 |
ISBN: | 978-1-4244-8279-5 |
ISSN: | 11639590 (INSPEC) 10.1109/ISSOC.2010.5625560 (DOI) |
Appears in Collections: | Faculty Papers, EC |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
ITFEC010-27.pdf | ITFEC010-27 | 279.78 kB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.