Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/7986
Full metadata record
DC FieldValueLanguage
dc.contributor.authorChauhan, Rishikumar-
dc.date.accessioned2018-10-24T08:09:30Z-
dc.date.available2018-10-24T08:09:30Z-
dc.date.issued2018-05-01-
dc.identifier.urihttp://10.1.7.192:80/jspui/handle/123456789/7986-
dc.description.abstractIn industry, memory is the basic requirement for permanent or temporary storage of data. Memory models which have superior write performance and high storage capabilities are more likely to be used. Among the various memory models, SPI NAND Memory Model is widely used. NAND memory model provides high storage capabilities and SPI is the interface which is used to provide superior write performance. The developed SPI NAND memory model needs to be compatible with respective controller core, for which verification process is used. verification process related to the verification of those particular specifications and features which are recommended by the customer. Processes like regression, functional verification are used to ensure the compatibility of the memory model with the memory controller core. In this thesis, SPI NAND Memory Model is developed and verified. The whole thesis is divided into two parts; one is the development of SPI NAND Memory Model and second is Verification of developed model. Development process required the knowledge of VIP architecture, and programming language. VIP architecture consists foundation libraries, script _les, core C code, simulator interface, and their functionality. Programming languages like; C, Verilog, System Verilog, Specman, e, SystemC, and Vera can be used to develop and verify a model. Ethernet VIP was tested using System Verilog in initial phase. Verification starts with preparing test plan, which contains list of different test scenarios required to verify particular feature of developed model. Features of SPI NAND Memory Model like; PAGE READ, PAGE PROGRAM, BLOCK LOCK, BLOCK ERASE, RESET, etc. are successfully verified using Verilog.en_US
dc.language.isoenen_US
dc.publisherInstitute of Technologyen_US
dc.subjectEC 2016en_US
dc.subjectProject Reporten_US
dc.subjectProject Report 2016en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (ES)en_US
dc.subjectEmbedded Systemsen_US
dc.subjectEmbedded Systems 2016en_US
dc.subject16MECen_US
dc.subject16MECEen_US
dc.subject16MECE01en_US
dc.titleSPI NAND Memory Model Development and Verificationen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (ES)

Files in This Item:
File Description SizeFormat 
16MECE01.pdf16MECE013.34 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.