Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/8466
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Gandhi, Krishna Chetankumar | - |
dc.date.accessioned | 2019-07-11T06:30:14Z | - |
dc.date.available | 2019-07-11T06:30:14Z | - |
dc.date.issued | 2017-06-01 | - |
dc.identifier.uri | http://10.1.7.192:80/jspui/handle/123456789/8466 | - |
dc.description.abstract | The nanometer era has revealed significant concerns in physical effects, which are now the leading factor in the failure to achieve acceptable yield. A combination of factors that emerge in nanometer scale IC’s, such as shrinking feature sizes, finer line widths, longer interconnect and more routing layers have a profound effect on the ability to gain acceptable levels of yield. Today the I/O structures probably require the most amount of circuit design expertise along with a detailed process knowledge. It is the I/O element which finally interface the core signal to the off chip environs. Thus however efficient the core design may be, it is the I/Os which determine the efficiency of the chip. The basic fundamentals of Input/Output chip design which comprises of Input buffer and Output buffer are discussed. The several other internal circuits involved such as Slew Rate Control, hysteresis, Level-up shifters, Level-down shifters etc. have been discussed in detail with the respective pads. The technology 28nm FDSOI is used in designing the IO layout in Cadence Virtuoso Layout Design tool. Layout Design of I/O blocks gives the detail information in designing a layout with the constraints to be taken into care and the guidelines for making layout has also been discussed. The Physical Verification tool is used by every major foundries to develop the design rules in order to ensure acceptable design performance in new process technologies. | en_US |
dc.publisher | Institute of Technology | en_US |
dc.relation.ispartofseries | 15MECC08; | - |
dc.subject | EC 2015 | en_US |
dc.subject | Project Report | en_US |
dc.subject | Project Report 2015 | en_US |
dc.subject | EC Project Report | en_US |
dc.subject | EC (Communication) | en_US |
dc.subject | Communication | en_US |
dc.subject | Communication 2015 | en_US |
dc.subject | 15MECC | en_US |
dc.subject | 15MECC08 | en_US |
dc.title | Layout Design of I/O Blocks in Latest CMOS Technologies | en_US |
dc.type | Dissertation | en_US |
Appears in Collections: | Dissertation, EC (Communication) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
15MECC08.pdf | 15MECC08 | 4.04 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.