Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/8580
Full metadata record
DC FieldValueLanguage
dc.contributor.authorPatel, Bansari Umedbhai-
dc.date.accessioned2019-07-26T05:39:12Z-
dc.date.available2019-07-26T05:39:12Z-
dc.date.issued2017-06-01-
dc.identifier.urihttp://10.1.7.192:80/jspui/handle/123456789/8580-
dc.description.abstractAccording to Google estimation, total number of the active web pages as of today exceed 1 trillion. Similarly, the amount of data transmitted through social networks are also growing exponentially. As size of data is increasing in the systems involved in networking and packet processing, data center workloads demands power efficiency as well low cost.It is challenging to improve all factors simultaneously. To overcome this problem, customized application specific hardware accelerators are becoming integral parts of modern SoC architectures. To advance the capability of the Intel Xeon server, some of the OVS (Open Virtual Switch) functionalities (software functionalities) like classification of packet, forwarding information base lookup, key-actions, IPv6 extension headers, checksum, tunneling, were offloaded onto hardware (FPGA). FPGAs are tremendously enabling the new types of servers to execute bitwise operations in parallel. FPGA is placed along with Intel Xeon servers, accessible through PCIe or QPI. Accelerators complement CPU cores to meet market needs for throughput and performance, for the diverse workloads within the Data Center. Verification infrastructure was developed to validate the Networking IP Blocks involved in offloading of selected OVS functionalities like classification, lookup and tunneling. A memory model was developed to validate the functionality of standard interface protocols for communication within the infrastructure and to facilitate integration of IPs on Xeon server. Verification efforts were made towards automation and reduction of time involved in debugging. Verification efficiency was improved by making the IP level environment reusable, and by randomization of test scenarios. The thesis summarizes basic architecture of hardware accelerator, functional and performance verification models used to ensure the quality and reliability on the system.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries15MECV15;-
dc.subjectEC 2015en_US
dc.subjectProject Reporten_US
dc.subjectProject Report 2015en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (VLSI)en_US
dc.subjectVLSIen_US
dc.subjectVLSI 2015en_US
dc.subject15MECen_US
dc.subject15MECVen_US
dc.subject15MECV15en_US
dc.titleVerification of Hardware IP Blocks in the Domain of TCP/IP Networkingen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
15MECV15.pdf15MECV156.08 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.