Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/8584
Full metadata record
DC FieldValueLanguage
dc.contributor.authorAgarwal, Rakshita-
dc.date.accessioned2019-07-26T05:53:21Z-
dc.date.available2019-07-26T05:53:21Z-
dc.date.issued2017-06-01-
dc.identifier.urihttp://10.1.7.192:80/jspui/handle/123456789/8584-
dc.description.abstractPerformance Verification (PV) is the art of determining whether the circuit design behaves as expected or not. In which timing analysis plays an important role. It analyzes and solves timing problem to ensure that the design meets the required frequency. Generally Static Timing Analysis is used more often than Dynamic Timing Analysis because it consumes less time as compared to DTA and also eliminates the need of generating test vectors which can be a tedious job for a complex design. The biggest challenge in the layout edit in a design is that it requires whole performance verification (PV) cycle to be rerun which may consume a lot of time (even days). Incremental Static Timing Analysis is an effort made to reduce the time of PV cycle of a complex design during any layout edits. This incremental PV is an advanced version which tries to resolve this problem. The notion of incremental PV is to propagate changes in circuit timing / noise caused by an alteration in layout to only those parts of circuit that require it. The flow comprises of Incremental Extraction, Timing and Noise. The flow is capable of analyzing PV impact for following incremental layout edits; wire width and layer changes, wire movement, cell sizing, cell movement and addition or deletion of shields. The flow not only analyzes nets with layout edits but also reanalyzes nets in the vicinity of these edited nets.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries15MECV19;-
dc.subjectEC 2015en_US
dc.subjectProject Reporten_US
dc.subjectProject Report 2015en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (VLSI)en_US
dc.subjectVLSIen_US
dc.subjectVLSI 2015en_US
dc.subject15MECen_US
dc.subject15MECVen_US
dc.subject15MECV19en_US
dc.titleIncremental Static Timing Analysis For Complex Designen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
15MECV19.pdf15MECV191.84 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.