Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/8849
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Jani, Khyati Ashok | - |
dc.date.accessioned | 2019-09-04T08:51:18Z | - |
dc.date.available | 2019-09-04T08:51:18Z | - |
dc.date.issued | 2018-06-01 | - |
dc.identifier.uri | http://10.1.7.192:80/jspui/handle/123456789/8849 | - |
dc.description.abstract | Since the dawn of complex systems, numerous experiments have been carried out to design tools for defining Software/Hardware interfaces of such complex systems and to generate useful artifacts which are investigative procedures that will be used in different downstream levels such as from RDL to RTL , from RTL to Validation(Pre-silicon)and then from validation to testing(Post-silicon). In 2005, a tool called Blueprint was released by Denali which uses a pre-established set of data for describing registers using a format called Register Description Language (RDL).Automatic generation and synchronization of register views for specification, hardware design, software development, verification, and documentation can easily be done by developers using SystemRDL. The development of a standard format for all the data which includes all the debugging features, description of registers and hardware related constraints has been mentioned in SPIRIT. The consortium has proposed an IEEE standard called IP-XACT which is an XML Schema Definition used to store the register and memory map data as needed in our tool. This project mainly focuses on IP integration process which is more prone to errors at SoC level. Quality checks are performed to debug the RDL related errors. The integration flow is automated through Perl scripts, customized and validated to provide efficient implementation ensuring IP protection as far as SoC security is concerned. | en_US |
dc.publisher | Institute of Technology | en_US |
dc.relation.ispartofseries | 16MECV09; | - |
dc.subject | EC 2016 | en_US |
dc.subject | Project Report | en_US |
dc.subject | Project Report 2016 | en_US |
dc.subject | EC Project Report | en_US |
dc.subject | EC (VLSI) | en_US |
dc.subject | VLSI | en_US |
dc.subject | VLSI 2016 | en_US |
dc.subject | 16MEC | en_US |
dc.subject | 16MECV | en_US |
dc.subject | 16MECV09 | en_US |
dc.title | SoC Security and Debugging through CR Management and Access | en_US |
dc.type | Dissertation | en_US |
Appears in Collections: | Dissertation, EC (VLSI) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
16MECV09.pdf | 16MECV09 | 2.19 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.