Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/9129
Full metadata record
DC FieldValueLanguage
dc.contributor.authorMacwan, Genesis-
dc.date.accessioned2020-07-17T09:49:13Z-
dc.date.available2020-07-17T09:49:13Z-
dc.date.issued2019-06-01-
dc.identifier.urihttp://10.1.7.192:80/jspui/handle/123456789/9129-
dc.description.abstractSystem-on-Chip (SoC) architecture validation is a process of finding the optimal design of the architecture for given requirements. As the quantity of intellectual property (IP) modules in SoC increases, it is critical to validate the performance at an early stage. System level model helps to explore architecture and achieve an early verification. The ultimate goal is to measure performance KPI for modem SoC. Programming languages such as C and C++ can be used for software simulation or to create test bench. HDL languages like Verilog and VHDL are used for describing hardware. SystemC is a library of C++ which can be used for both creating test bench and describing hardware without compromising key performance indicator (KPI) requirements. Transaction-level modeling (TLM) is implemented as a layer on top of IEEE 1666TM SystemC. TLM uses function calls to communicate over a set of channels, describing a system-level model in an abstract manner. Hence leading to faster simulation speed while offering good accuracy. Transaction level approximately-timed analysis is used for accurate analysis in per- formance model framework to validate SoC architecture. Performance modeling of SoC consists of modeling and analysis of SoC considering parameters like network capacity, latency and speed. For performance modeling, the connectivity test is performed to measure latency, bandwidth and theoretical throughput on each and every possible initiator-target path using automated Perl scripting. File-based traffic patterns are simulated in the regression framework for KPI measurement.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries17MECE10;-
dc.subjectEC 2017en_US
dc.subjectProject Reporten_US
dc.subjectProject Report 2017en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (ES)en_US
dc.subjectEmbedded Systemsen_US
dc.subjectEmbedded Systems 2017en_US
dc.subject17MECen_US
dc.subject17MECEen_US
dc.subject17MECE10en_US
dc.titleDevelopment of SoC Architecture Validation Frameworken_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (ES)

Files in This Item:
File Description SizeFormat 
17MECE10.pdf17MECE104.44 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.