Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/10512
Title: SAGE ATPG Flow for Xeon Server SoC
Authors: Patel, Akashkumar
Keywords: EC 2019
Project Report 2019
EC Project Report
EC (VLSI)
VLSI
VLSI 2019
19MEC
19MECV
19MECV01
Issue Date: 1-Jun-2021
Publisher: Institute of Technology
Series/Report no.: 19MECV01;
Abstract: The chip manufacturing process is susceptible to defects. These defects are increasing in numbers as we are going into lower manufacturing process. When these defects are mapped into the silicon, we commonly refer them as faults. All these faults will be testable and hence detectable if we use a well-specified technique. To test these faults we add additional logic, this logic is called Design For Testability (DFT). DFT is the internal modification of the circuitry to increase the observability and controllability. We test these silicon chips by giving the test patterns as an input and comparing the resultant output without reference model. To generate these patterns, we use the technique called ATPG (Automatic Test Pattern Generation). SAGE flow is used for ATPG generation. SAGE stands for Scan Automatic pattern Generation and validation Environment. This flow many steps staring from ATPG_CONFIG_GEN to ITPP_GLS. This project report contains the detailed information of the steps and of the test architecture.
URI: http://10.1.7.192:80/jspui/handle/123456789/10512
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
19MECV01.pdf19MECV011.19 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.