Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/10529
Full metadata record
DC FieldValueLanguage
dc.contributor.authorNagaria, Bandhan-
dc.date.accessioned2022-01-25T06:40:32Z-
dc.date.available2022-01-25T06:40:32Z-
dc.date.issued2021-06-01-
dc.identifier.urihttp://10.1.7.192:80/jspui/handle/123456789/10529-
dc.description.abstractIn PDK kits libraries plays most important role in whole IC circuit Design. With the help of libraries, the design times can be reduced to very short time. If Design and Validation done properly of PDK libraries, At Fabrication stage it is very easy to do fabrication of whole IC circuit design very easily and very rapidly. Designers just have to drag and drop cells from Libraries in their design for their logics. Without PDK libraries, Designers has to do design cells every time with their own so it will too much time consuming. So, to develop Libraries and to do validation of it is very vital task. For doing PDK Libraries validation various files required for doing library validation on it. Files like config files, SPICE netlist files, LEF files, Verilog files, CDL files and GDS files are required for it. Once input files are ready, we can start doing validation on these PDK libraries. PDK Library Validation has around 100+ testcases in each of the libraries and we have to do validation on these testcases before handing it to customers. This testcase validation can be done with the help of regression tool. It will testcases validation of all 100 at same time. Tests like DRC checks, LVS checks, Density checks, PVT simulation checks, Parasitic Extraction checks is done on these libraries. Regression tool will also give summary results of these testcases whether it is passing or failing testcases. Based on failed testcase we can do disposition on these testcases and must qualify them.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries19MECV12;-
dc.subjectEC 2019en_US
dc.subjectProject Report 2019en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (VLSI)en_US
dc.subjectVLSIen_US
dc.subjectVLSI 2019en_US
dc.subject19MECen_US
dc.subject19MECVen_US
dc.subject19MECV12en_US
dc.titleStudy and Analysis of Library Validation and Flow Methodologyen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
19MECV12.pdf19MECV123.32 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.