Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/10531
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Patel, Sneha | - |
dc.date.accessioned | 2022-01-25T06:48:21Z | - |
dc.date.available | 2022-01-25T06:48:21Z | - |
dc.date.issued | 2021-06-01 | - |
dc.identifier.uri | http://10.1.7.192:80/jspui/handle/123456789/10531 | - |
dc.description.abstract | Power reduction is the key parameter to be controlled along with the area and noise in VLSI designs. The emerging demand for portable devices has met the area requirement. But still, these devices have not caught up with the power constraint. The requirement of high speed and high frequency of operations directly results in high clock frequencies. Thus, power becomes the key parameter to be considered while designing. Immediately at the RTL level of design, this parameter is given importance. The main component of power dissipation that can be controlled at the RTL level is the dynamic power. This paper focuses on the analysis, the techniques, and the Power Artist tool used to reduce the dynamic power dissipation of NoC (Network on Chip) IPs at the RTL level. The main aim of the project is to use the clock gating techniques and insert the clock gating cells to reduce the unnecessary switching of the signals and thereby reduce the dynamic power. The Power Artist tool is used to help in the estimation and analysis of the power at this early stage of designing. Based on the reports generated by the tool and the GUI of the tool analysis is done. Based on the analysis, the RTL design is revised. This project introduces advanced methods for dealing with power estimation, analysis, and optimization during the early stages of the design process at the RTL level. The Power Artist tool provides the complete RTL Design-For-Power (DFP) environment. The reports generated has detailed information about the power consumed by each block of the NOC IP design. It also gives the estimation of clock gating efficiency. All the results of the reports, analysis, RTL modifications, and power-saving reports are presented in this paper. Substantial power-saving is achieved using the Power Artist tool. | en_US |
dc.publisher | Institute of Technology | en_US |
dc.relation.ispartofseries | 19MECV14; | - |
dc.subject | EC 2019 | en_US |
dc.subject | Project Report 2019 | en_US |
dc.subject | EC Project Report | en_US |
dc.subject | EC (VLSI) | en_US |
dc.subject | VLSI | en_US |
dc.subject | VLSI 2019 | en_US |
dc.subject | 19MEC | en_US |
dc.subject | 19MECV | en_US |
dc.subject | 19MECV14 | en_US |
dc.title | Analysis and Optimization of the Dynamic Power for NoC IP | en_US |
dc.type | Dissertation | en_US |
Appears in Collections: | Dissertation, EC (VLSI) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
19MECV14.pdf | 19MECV14 | 1.5 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.