Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/11273
Title: | Low Power Verification using Power Management Cells |
Authors: | Jha, Saurav |
Keywords: | EC 2020 Project Report 2020 EC Project Report EC (VLSI) VLSI VLSI 2020 20MEC 20MECV 20MECV05 |
Issue Date: | 1-Jun-2022 |
Series/Report no.: | 20MECV05; |
Abstract: | The last many years in power management have become the major problem when it comes to lower node technology, where static power dissipation is more than dynamic power dissipation. The low power verification tool uses a multi-voltage, low power static verification rule checker which will check the functionality and verify the low power architecture design perfectly and check whether any electrical violation is found or not. Low power standard IEEE 1801 is also known as Unified Power Format (UPF). It needs to verify its functionality and behaviourally correctness which ensures that it follows IEEE 1801 low power standards. UPF specifies all power intent information in the design flow. Using UPF commands power management can be controlled by specific cells like isolation, retention, power switches, and level-shifter cells which can be checked by a low power verification tool. The Low Power Verification tool normally checks and verifies any missing cells in the design and their connections with each other and finally, it will debug the issues. |
URI: | http://10.1.7.192:80/jspui/handle/123456789/11273 |
Appears in Collections: | Dissertation, EC (VLSI) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
20MECV05.pdf | 20MECV05 | 1.27 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.