Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/11287
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGautam, Yukesh-
dc.date.accessioned2022-09-20T08:32:17Z-
dc.date.available2022-09-20T08:32:17Z-
dc.date.issued2022-06-01-
dc.identifier.urihttp://10.1.7.192:80/jspui/handle/123456789/11287-
dc.description.abstractAs the technology node reduces, the device becomes faster, and the complexity of the chip increases. The reduction in feature size increases the probability of manufacturing defects in an Integrated Circuit. Thus, it is significant to test the IC once they are taped out. To address the testing challenges for the physical defects, DFT (Design for Test) architecture has become popular in the industry in the recent times. Design for test is one of the techniques in which we add extra hardware to the design. This extra hardware added provide the controllability and observability points in the circuit. The main objective of adding this extra hardware to our design is to convert difficult to test sequential circuit into easy to test combinational circuit. Hence the testing of the circuit becomes easier. Random patterns are made to target the faulty sites, if the pattern is successful in targeting the fault, then it saved else more patterns are generated to target the faults. This project discusses the Scan, ATPG analysis and debug. It also includes spyglass DFTDSM for various partition/blocks. It majorly covers creating the ATPG environment for running multiple scan partitions at block level. It covers necessary reports generation and log file generations which is helpful for making coverage analysis and debug. Python script is developed to fetch total faults data, ATPG status, and simulation status by using coverage statistics reports and available log files for different blocks. It includes analyze and understand block level run & ATPG QoR(Quality of Result) for various partitions.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries20MECE18;-
dc.subjectEC 2020en_US
dc.subjectProject Report 2020en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (VLSI)en_US
dc.subjectVLSIen_US
dc.subjectVLSI 2020en_US
dc.subject20MECen_US
dc.subject20MECVen_US
dc.subject20MECV18en_US
dc.titleScan, ATPG analysis, Spyglass and Debugen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
20MECV18.pdf20MECV182 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.