Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/11932
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSuthar, Bharatbhai Rameshbhai-
dc.date.accessioned2023-08-21T08:55:31Z-
dc.date.available2023-08-21T08:55:31Z-
dc.date.issued2023-06-01-
dc.identifier.urihttp://10.1.7.192:80/jspui/handle/123456789/11932-
dc.description.abstractProducing designs based on nano technologies at a cheap cost has always been a constant challenge for foundries. As we decrease the technology, hardware complexity increases due to increase in layout complexity. Different Integrated Circuit (IC) strategies have been adopted to decrease the time taken to design and lower fabrication costs. One of the methods to reduce cost is to use a ‘Standard Cell-Based’ IC implementation using Standard Cell Libraries. Standard Cells are the important building blocks of a modern semi-custom IC design. A Standard Cell Library consists of more than thousand different kinds of cells of various drive strengths. Standard Cell Libraries vary from Foundry to Foundry. The important factors that contribute for a good Standard Cell Library is PPA i.e., Power, Performance, Area which are very important in modern IC design. Modern IC’s are Required to perform very high computation that consumes less power in a handheld device. In this project I have been part of the development of standard cell library, Validation and its improvement in key factors like Area. In this report, I am presenting the development of some layouts of CMOS Standard Cell Library layout design using custom complier with different cell checks, and details of some cell check jobs that validates the layout. This project mainly focuses on generating the comprehensive library cells containing the cell layouts with various functionality of the cells.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries21MECV15;-
dc.subjectEC 2021en_US
dc.subjectProject Report 2021en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (VLSI)en_US
dc.subjectVLSIen_US
dc.subjectVLSI 2021en_US
dc.subject21MECen_US
dc.subject21MECVen_US
dc.subject21MECV15en_US
dc.titleStandard cells library layout development and verificationen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
21MECV15.pdf21MECV156.16 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.