Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/11932
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Suthar, Bharatbhai Rameshbhai | - |
dc.date.accessioned | 2023-08-21T08:55:31Z | - |
dc.date.available | 2023-08-21T08:55:31Z | - |
dc.date.issued | 2023-06-01 | - |
dc.identifier.uri | http://10.1.7.192:80/jspui/handle/123456789/11932 | - |
dc.description.abstract | Producing designs based on nano technologies at a cheap cost has always been a constant challenge for foundries. As we decrease the technology, hardware complexity increases due to increase in layout complexity. Different Integrated Circuit (IC) strategies have been adopted to decrease the time taken to design and lower fabrication costs. One of the methods to reduce cost is to use a ‘Standard Cell-Based’ IC implementation using Standard Cell Libraries. Standard Cells are the important building blocks of a modern semi-custom IC design. A Standard Cell Library consists of more than thousand different kinds of cells of various drive strengths. Standard Cell Libraries vary from Foundry to Foundry. The important factors that contribute for a good Standard Cell Library is PPA i.e., Power, Performance, Area which are very important in modern IC design. Modern IC’s are Required to perform very high computation that consumes less power in a handheld device. In this project I have been part of the development of standard cell library, Validation and its improvement in key factors like Area. In this report, I am presenting the development of some layouts of CMOS Standard Cell Library layout design using custom complier with different cell checks, and details of some cell check jobs that validates the layout. This project mainly focuses on generating the comprehensive library cells containing the cell layouts with various functionality of the cells. | en_US |
dc.publisher | Institute of Technology | en_US |
dc.relation.ispartofseries | 21MECV15; | - |
dc.subject | EC 2021 | en_US |
dc.subject | Project Report 2021 | en_US |
dc.subject | EC Project Report | en_US |
dc.subject | EC (VLSI) | en_US |
dc.subject | VLSI | en_US |
dc.subject | VLSI 2021 | en_US |
dc.subject | 21MEC | en_US |
dc.subject | 21MECV | en_US |
dc.subject | 21MECV15 | en_US |
dc.title | Standard cells library layout development and verification | en_US |
dc.type | Dissertation | en_US |
Appears in Collections: | Dissertation, EC (VLSI) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
21MECV15.pdf | 21MECV15 | 6.16 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.