Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/130
Title: FIR Filter Design and Motion Estimation Algorithms on Pipelined Configurable Gate Array (PiCoGA)
Authors: Jaggarapu, Sudhakar
Keywords: 05MEC005
05MEC
EC 2005
Project Report 2005
EC Project Report
Project Report
VLSI
VLSI 2005
Issue Date: 1-Jun-2007
Publisher: Institute of Technology
Series/Report no.: 05MEC005
Abstract: Reconfigurable processors are an appealing option to achieve high performance and low energy consumption in digital signal processing, but their utilization often involves hardware issues not usual for algorithm developers proficient in high level languages. This project thesis presents a Griffy C-based algorithm development flow for XiRisc, a reconfigurable processor architecture targeted at embedded systems, that couples a VLIW rise core with a custom designed programmable hardware unit optimized for being programmed starting from Data Flow Graph (DFG) descriptions. Starting from Griffy C-language, the flow produces both executable code for the processor core and configuration bits for the embedded programmable unit used here is PiCoGA (Pipelined Configurable Gate Array). It supports various applications and works well for signal processing and communications applications. In my thesis work, I carryout the designs like FIR filter design and some of the Motion estimation algorithms on PiCoGA and checked various test cases for those designs.
URI: http://hdl.handle.net/123456789/130
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
05MEC005.pdf05MEC0051.23 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.