Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/1339
Full metadata record
DC FieldValueLanguage
dc.contributor.authorPatel, Samir B-
dc.contributor.authorPradhan, S. N.-
dc.date.accessioned2009-11-13T06:31:03Z-
dc.date.available2009-11-13T06:31:03Z-
dc.date.issued2008-
dc.identifier.citationNational Conference on Current Trends in Technology, Nov. 27–29, 2008en
dc.identifier.issn978-81-907196-8-1-
dc.identifier.urihttp://hdl.handle.net/123456789/1339-
dc.descriptionNUCONE-2008; Page No. 57-63en
dc.description.abstractParallel programming techniques used in the paper are for a shared memory multiprocessor computer for performing Steganography and digital watermarking. Steganography and digital watermarking is the art of hiding information into the cover object taking care that is imperceptible with the naked eye. There are computer with many central processing units (CPUs), all of which have equal access to a common pool of main memory. Multiprocessor computers can be used for generalpurpose time sharing as well as for compute intensive applications. If the user creates only single stream applications, then a multiprocessor will not be any more or less difficult to use than a uniprocessor i.e. it will be quite sensible to run such a program on a uniprocessor (one CPU). This paper focuses on a technique through which optimization is possible for embedding and extracting the information in Steganography and digital watermarking techniques exploiting the parallelization techniques. The parallelization techniques are expected to be implemented on almost all the applications running on Laptops, PDA, Desktop and mobile phone. The demand for resource hungry applications on mobile phones is expected to grow exponentially hence the future of mobile phone is likely to be with multicore embedded processors on mobile phones too. Laptops and Desktops are already available in market having dual-core computing power. The paper draws an attention to highlight the possible parallelization in Steganography and digital watermarking techniques to get superior performance.en
dc.language.isoen_USen
dc.publisherExcel India Publishersen
dc.subjectForken
dc.subjectJoinen
dc.subjectSpin_Locken
dc.subjectBarriersen
dc.subjectSteganogprahyen
dc.subjectWatermarkingen
dc.subjectComputer Faculty Paperen
dc.subjectFaculty Paperen
dc.subjectITFCE019-
dc.subjectNUCONE-
dc.subjectNUCONE-2008-
dc.titleA Proposed Mechanism Using Parallelization Techniques in Steganography and Digital Watermarking for Multi Processor Systemsen
dc.typeFaculty Papersen
Appears in Collections:Faculty Papers, CE

Files in This Item:
File Description SizeFormat 
ITFCE019-1.pdfITFCE019-184.86 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.