Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/1373
Full metadata record
DC FieldValueLanguage
dc.contributor.authorMehta, Usha-
dc.contributor.authorPedhadiya, Mittal-
dc.date.accessioned2009-11-16T09:23:54Z-
dc.date.available2009-11-16T09:23:54Z-
dc.date.issued2008-
dc.identifier.citationNational Conference on Current Trends in Technology; Nov. 27-29, 2008en
dc.identifier.isbn978-81-907196-8-1-
dc.identifier.urihttp://hdl.handle.net/123456789/1373-
dc.descriptionNUCONE-2008; Page No. 570-574en
dc.description.abstractThe amount of data required to test ICs is growing rapidly in each new generation of technology and achieving high test quality in ever smaller geometries requires more test patterns targeting delay faults and other fault models beyond stuck at faults. Conventional external testers have limited speed, memory, and I/O channels. It is often the bottleneck determining how fast you can test the chip. The varieties of ATPGs are currently available in the market. But to overcome the above said limitations, it requires an optimization or modification in current ATPGs. New ATPG can also be designed. So in this paper, we have presented a base of future research work on this direction. It contains the design and implementation of complete test set generator for combinational circuit using OOPS methodology. First it determines the required test for each fault in deterministic way. It computes the complete test set on basis of fault coverage for each test set and gets optimized complete test set for given circuits. The results of this tool for a standard ISCAS circuit c17 are presented in this paper.en
dc.language.isoen_USen
dc.publisherExcel India Publishersen
dc.subjectAutomatic Test Pattern Generator (ATPG)en
dc.subjectComplete Test Seten
dc.subjectJustificationen
dc.subjectPropagationen
dc.subjectFanout Free Circuiten
dc.subjectReconvergent Circuiten
dc.subjectBacktracking Strategyen
dc.subjectFault Coverageen
dc.subjectEC Faculty Paperen
dc.subjectFaculty Paperen
dc.subjectITFEC010en
dc.subjectNUCONEen
dc.subjectNUCONE-2008en
dc.titleDesign and Implementation Of Complete Test Set Generator using ATPG and Fault Coverageen
dc.typeFaculty Papersen
Appears in Collections:Faculty Papers, EC

Files in This Item:
File Description SizeFormat 
ITFEC010-1.pdfITFEC010-1108.09 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.