Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/1382
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Pradhan, S. N. | - |
dc.contributor.author | Patel, Rutul | - |
dc.date.accessioned | 2009-11-18T06:09:24Z | - |
dc.date.available | 2009-11-18T06:09:24Z | - |
dc.date.issued | 2006 | - |
dc.identifier.citation | National Conference on Current Trends in Technology; Nov. 30-Dec.2, 2006 | en |
dc.identifier.isbn | 81-8424-140-2 | - |
dc.identifier.uri | http://hdl.handle.net/123456789/1382 | - |
dc.description | NUCONE-2006; Page No. 484-488 | en |
dc.description.abstract | This paper presents hardware implementation of the randor1 number generator. Modified Box-Muller algorithm is preser ed here. Box-:\luller algorithm is used when Floating Point Arith etic units are available. Modified algorithm is used when Fixed Point as well as Floating-Point arithmetic units are available. This paper includes Architecture and implementation of l\Ioditled Box-Muller Algorithm in FPGA. Two 12-bit random A numb,rs are generated every clock cycle. Implementation of this .algorithm on Xilinx Spartan 2E XC2S~OOE FPGA occupies 1187 slices'119 block RAl\Is and 2206 LUTs. This implementation can gener~te 56 m~llion random numbers per second at a clock speed ~f 28 l\IHz. This Random Number Generator can be used In simul.tions. in CDl\IA technology to generate random code. in Encryption and Authentication algorithm as a random number generptor. Design offull range Uniform random J1umber generator and li~rdware architecture of Square root unit are also included. , IndexITerms-Box-Muller algorithm. CDMA Technology, FPGA Implementation, Gaussian Random Number Generator (GRNG). Hard\vare Design, Security, Simulations, Square Root Unit, Uniform RNG (URNG). | en |
dc.language.iso | en_US | en |
dc.publisher | Allied Publishers Pvt. Ltd. | en |
dc.subject | Box-Muller Algorithm | en |
dc.subject | CDMA Technology | en |
dc.subject | FPGA | en |
dc.subject | Implementation | en |
dc.subject | Gaussian Random Number Generator (GRNG) | en |
dc.subject | Hard\vare Design | en |
dc.subject | Security | en |
dc.subject | Simulations | en |
dc.subject | Square Root Unit | en |
dc.subject | Uniform RNG (URNG) | en |
dc.subject | Computer Faculty Paper | en |
dc.subject | Faculty Paper | en |
dc.subject | ITFIT001 | en |
dc.subject | NUCONE | en |
dc.subject | NUCONE-2006 | en |
dc.title | Design and Implementation Of Gaussian Random Number Genrator in FPGA for Fixed-Point Architecture | en |
dc.type | Faculty Papers | en |
Appears in Collections: | Faculty Papers, CE |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
ITFIT001-1.pdf | ITFIT001-1 | 1.93 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.