Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/1382
Full metadata record
DC FieldValueLanguage
dc.contributor.authorPradhan, S. N.-
dc.contributor.authorPatel, Rutul-
dc.date.accessioned2009-11-18T06:09:24Z-
dc.date.available2009-11-18T06:09:24Z-
dc.date.issued2006-
dc.identifier.citationNational Conference on Current Trends in Technology; Nov. 30-Dec.2, 2006en
dc.identifier.isbn81-8424-140-2-
dc.identifier.urihttp://hdl.handle.net/123456789/1382-
dc.descriptionNUCONE-2006; Page No. 484-488en
dc.description.abstractThis paper presents hardware implementation of the randor1 number generator. Modified Box-Muller algorithm is preser ed here. Box-:\luller algorithm is used when Floating Point Arith etic units are available. Modified algorithm is used when Fixed Point as well as Floating-Point arithmetic units are available. This paper includes Architecture and implementation of l\Ioditled Box-Muller Algorithm in FPGA. Two 12-bit random A numb,rs are generated every clock cycle. Implementation of this .algorithm on Xilinx Spartan 2E XC2S~OOE FPGA occupies 1187 slices'119 block RAl\Is and 2206 LUTs. This implementation can gener~te 56 m~llion random numbers per second at a clock speed ~f 28 l\IHz. This Random Number Generator can be used In simul.tions. in CDl\IA technology to generate random code. in Encryption and Authentication algorithm as a random number generptor. Design offull range Uniform random J1umber generator and li~rdware architecture of Square root unit are also included. , IndexITerms-Box-Muller algorithm. CDMA Technology, FPGA Implementation, Gaussian Random Number Generator (GRNG). Hard\vare Design, Security, Simulations, Square Root Unit, Uniform RNG (URNG).en
dc.language.isoen_USen
dc.publisherAllied Publishers Pvt. Ltd.en
dc.subjectBox-Muller Algorithmen
dc.subjectCDMA Technologyen
dc.subjectFPGAen
dc.subjectImplementationen
dc.subjectGaussian Random Number Generator (GRNG)en
dc.subjectHard\vare Designen
dc.subjectSecurityen
dc.subjectSimulationsen
dc.subjectSquare Root Uniten
dc.subjectUniform RNG (URNG)en
dc.subjectComputer Faculty Paperen
dc.subjectFaculty Paperen
dc.subjectITFIT001en
dc.subjectNUCONEen
dc.subjectNUCONE-2006en
dc.titleDesign and Implementation Of Gaussian Random Number Genrator in FPGA for Fixed-Point Architectureen
dc.typeFaculty Papersen
Appears in Collections:Faculty Papers, CE

Files in This Item:
File Description SizeFormat 
ITFIT001-1.pdfITFIT001-11.93 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.