Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/153
Title: Design and Implementation of Morphological Operations for Image Processing Applications
Authors: Kapadia, Payal Rohit
Keywords: 04MEC010
04MEC
EC 2004
EC Project Report
Project Report 2004
Project Report
VLSI
VLSI 2004
Issue Date: 1-Jun-2006
Publisher: Institute of Technology
Series/Report no.: 04MEC010
Abstract: The objective of this work is to design median filtering and morphological operations (dilation and erosion) for image processing applications using rank-order filter and implementing the same on FPGA. From these basic morphological operations, other operations such as opening, closing and edge-detection are implemented. Thresholding is done after the edge detection. The reason for doing hardware implementation is to improve the performance as software processing is comparatively time-consuming task. All these functions are implemented using 3 x 3 and 5 x 5 structuring element. Combined moving window architecture is also designed to select between 3 x 3 and 5 x 5 structuring element with resource sharing. Data size can be either 8-bits or 16-bits. Simulation and synthesis for image sizes up to 2048 x 2048 have been successfully done and frame-rate required for digital video image processing is achieved. For the implementation of rank-order filter, merge-sort sorting architecture and moving-window architecture is designed for both 3 x 3 and 5 x 5 structuring element. In this architecture, a 256 x 16-bits and 256 x 8-bits synchronous FIFO is designed so as to reduce the numbers of logic block utilization by using BlockRAMs available in target FPGA. Comparison of logic blocks utilization using synchronous and asynchronous FIFO, 3 x 3 and 5 x 5 structuring elements, and data width of 8-bits and 16-bits have been done. Image-to-file conversion routine is written in software for processing the image in VHDL code. Similarly file-to-image conversion routine is written in software for viewing the processed image.
URI: http://hdl.handle.net/123456789/153
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
04MEC010.pdf04MEC0104.38 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.