Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/1544
Full metadata record
DC FieldValueLanguage
dc.contributor.authorBhatt, Khyati Vinaychandra-
dc.date.accessioned2010-06-12T04:11:11Z-
dc.date.available2010-06-12T04:11:11Z-
dc.date.issued2010-06-01-
dc.identifier.urihttp://hdl.handle.net/123456789/1544-
dc.description.abstractCurrently, CMOS VLSI is progressing at fast rate for decades and dominating most of markets in digital circuit areas. In a constant voltage scaling, the vertical and later electric elds are increased, which reduced to oxide reliability. Low power supply voltage is required necessarily. For the design of CMOS VLSI systems using low power supply voltage, the implementation of chips is directly limited by processing technology and devices. The objective is to demonstrate the useful techniques in the designing of logic level and system building blocks in low-voltage CMOS VLSI technology. Generation and distribution of clock signals inside the VLSI systems is one of the most important problems in the design of VLSI systems. Because of the process variations and interconnect parasitic, clock signals delays vary for di erent paths. The clock signals should have zero clock skew, that is to say all the clock signals should arrive at the inputs of registers at the same time. Otherwise latches and ip- ops' get clock signal at di erent time instances. In order to circuit to operate correctly these di erences should be eliminated, ideally to zero. However it is not possible practically and 10 percentage of the clock cycle is expended in order to compensate for clock skew. Delay Locked Loops (DLL) are widely employed in microprocessors, memory, and communication ICs in order to reduce on chip clock bu ering delays and improve I/O timing margins. A DLL is a digital circuit similar to a phase-locked loop, with the main di erence being the absence of an internal oscillator. A DLL can be used to change the phase of a clock signal.en
dc.language.isoen_USen
dc.publisherInstitute of Technologyen
dc.relation.ispartofseries08MEC001en
dc.subjectEC 2008en
dc.subjectProject Report 2008en
dc.subjectEC Project Reporten
dc.subjectProject Reporten
dc.subjectEC (VLSI)en
dc.subjectVLSIen
dc.subject08MECen
dc.subject08MEC001en
dc.subjectVLSI-
dc.subjectVLSI 2008-
dc.titleDesign, Analysis and Performance based Evaluation of DLL (Delay Locked Loop) in DSM Technologyen
dc.typeDissertationen
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
08MEC001.pdf08MEC0012.51 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.