Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/1550
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Joshipura, Himali A. | - |
dc.date.accessioned | 2010-06-12T04:24:33Z | - |
dc.date.available | 2010-06-12T04:24:33Z | - |
dc.date.issued | 2010-06-01 | - |
dc.identifier.uri | http://hdl.handle.net/123456789/1550 | - |
dc.description.abstract | The concept of clock recovery nds wide applications in high speed digital data stream communication. In optical communication, for example, random data is sent over a bre without any accompanying clock. But a synchronous data reception is essential at the receiver side. Clock recovery is a phenomenon that deals with extracting the clock timing information out of the random data received, at the receiver side in high speed data communication. This thesis presents a method for the design of self-biased High Speed CMOS Clock Recovery Circuit for NRZ data transmission using the concept of Phase-Locked Loops (PLL). A PLL design for the application of clock recovery has been realized using 65 nm CMOS technology. The application targets clock recovery at speed of 1Gbps- 2Gbps range. The total power dissipation observed is 4.7 mW using 1V power supply. The jitter is reduced using the Phase Detector design with dead-zone compensation and Charge Pump with minimum mismatch in the up and down currents. The VCO used in the circuit is purely dierential in nature and devoid of tail current. Both the factors contribute to the reduction in noise in the circuit. Further a half-rate phase detector has been presented in order to compare the performance in terms of jitter & power dissipation of the half-rate & full-rate (conventional) clock-recovery architectures. The design simulation recovered clock results agree fairly well with the expected results. | en |
dc.language.iso | en_US | en |
dc.publisher | Institute of Technology | en |
dc.relation.ispartofseries | 08MEC007 | en |
dc.subject | EC 2008 | en |
dc.subject | Project Report 2008 | en |
dc.subject | EC Project Report | en |
dc.subject | Project Report | en |
dc.subject | EC (VLSI) | en |
dc.subject | VLSI | en |
dc.subject | 08MEC | en |
dc.subject | 08MEC007 | en |
dc.subject | VLSI | - |
dc.subject | VLSI 2008 | - |
dc.title | High Speed Low Jitter CMOS Clock Recovery Circuit Design using PLL | en |
dc.type | Dissertation | en |
Appears in Collections: | Dissertation, EC (VLSI) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
08MEC007.pdf | 08MEC007 | 3.28 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.