Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/1552
Full metadata record
DC FieldValueLanguage
dc.contributor.authorPatel, Manish Ishwarlal-
dc.date.accessioned2010-06-12T04:47:59Z-
dc.date.available2010-06-12T04:47:59Z-
dc.date.issued2010-06-01-
dc.identifier.urihttp://hdl.handle.net/123456789/1552-
dc.description.abstractDue to high noise immunity and robustness, nearly all modern electronics are primarily digitally operated, allowing for advanced Digital Signal Processing (DSP). But the real world signal is analog such as speech signal. The Analog-to-Digital Converter (ADC) is the main link between the analog input and DSP part. However for applications like hand-held or wireless devices, ADC should be featured with low power and high speed. Among various ADC architectures, the ash ADC has highest sampling rate but it is unable to meet the power and area constraints. In two-step ash, to reduce the power consumption and area, conversion is done serially which are termed as coarse and ne conversion. For further improvement, one can reduce the resolution per stage and use more stages to get the full resolution. This leads to the pipeline ADC. The pipeline ADC architecture is best suited for medium resolution, low power and high speed applications. For design point of it is very exible for power and area constraints. Main building-blocks in each stage of the pipeline ADC are sample and hold, sub-ADC, sub-DAC and ampli er. First few implementations for each sub-block are reviewed. Then by selecting appropriate blocks 8-bit pipeline ADC with sampling frequency 10 MHz is designed using CMOS TSMC 0.35 m technology. This design has 1-bit stage resolution and it is based on MDAC architecture which combines ampli er, DAC as well as sample and hold of next stage in one block. This reduces the power and area drastically. Simulation result of each block as well as each stage is presented. Power dissipation of the implemented ADC is found less than 70mW. The implemented pipeline ADC is simulated by Mentor Graphics tool Eldo spice and the layout is prepared in IC station tool. Then by modifying this design, e ect of stage resolution and e ect of other ampli er topology on power is observed. The analysis is very useful to decide the stage resolution. This power analysis is supported by suitable simulation results.en
dc.language.isoen_USen
dc.publisherInstitute of Technologyen
dc.relation.ispartofseries08MEC010en
dc.subjectEC 2008en
dc.subjectProject Report 2008en
dc.subjectEC Project Reporten
dc.subjectProject Reporten
dc.subjectEC (VLSI)en
dc.subjectVLSIen
dc.subject08MECen
dc.subject08MEC010en
dc.subjectVLSI-
dc.subjectVLSI 2008-
dc.titleDevelopment Study of Low Power High Speed Pipeline ADC in Deep Sub-micron Technologyen
dc.typeDissertationen
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
08MEC010.pdf08MEE0103.21 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.