Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/1555
Full metadata record
DC FieldValueLanguage
dc.contributor.authorPatel, Ravikumar Vasudevbhai-
dc.date.accessioned2010-06-12T04:52:57Z-
dc.date.available2010-06-12T04:52:57Z-
dc.date.issued2010-06-01-
dc.identifier.urihttp://hdl.handle.net/123456789/1555-
dc.description.abstractAs process of fabrication technologies advances, chip complexity increases and the design ow becomes more iterative. Iterations in the design ow cost money, time and engineering resources that adversely a ect the time to market and cost of the devices being designed. Veri cation dominates most chip development schedules, with electronic rms pouring up to 70 This report deals with the development of a generic veri cation environment of HDL models and describes the validation process and need for automation of valida- tion environment of Memories (SRAM and DRAM) behavioral models. The project deals with Development of eDRAM behavioral models and writing Testbench in Verilog to validate those behavioral models and using Shell Scripts to automate the validation process. NOTE: Since the work done in this project is of con dential nature, more stress is given on concepts than on actual work doneen
dc.language.isoen_USen
dc.publisherInstitute of Technologyen
dc.relation.ispartofseries08MEC013en
dc.subjectEC 2008en
dc.subjectProject Report 2008en
dc.subjectEC Project Reporten
dc.subjectProject Reporten
dc.subjectEC (VLSI)en
dc.subjectVLSIen
dc.subject08MECen
dc.subject08MEC013en
dc.subjectVLSI-
dc.subjectVLSI 2008-
dc.titleDevelopment and Verification of eDRAM behavioral modelsen
dc.typeDissertationen
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
08MEC013.pdf08MEC0133.52 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.