Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/1626
Full metadata record
DC FieldValueLanguage
dc.contributor.authorVanpariya, Harikrushna G.-
dc.date.accessioned2010-06-23T04:36:36Z-
dc.date.available2010-06-23T04:36:36Z-
dc.date.issued2010-06-01-
dc.identifier.urihttp://hdl.handle.net/123456789/1626-
dc.description.abstractThis project aims to minimize the time and space complexity required in the chip analysis tool. To minimizing the complexity various algorithms has to be implemented and the various tactics are applied at the various level of implementations. These algorithms and tactics are described in the thesis. Following chip analysis tools has been optimized at various levels.  Component Descriptor Language Utility  Timing Power Product tool  CDL Verilog comparison tool  Pattern Search engine A new data structure is designed for Component descriptor language utility to minimize the space complexity of the tool. Level of parsing and collaboration level has been updated to reduce time com- plexity of the Timing Power Product tool. Modifying of the programming language for the optimizing the execution timing for the comparisons in the CDL Verilog comparison tool. Change in the file structure and the change in the pattern of include file in main file to minimize the time complexity of the pattern search engine.en
dc.language.isoen_USen
dc.publisherInstitute of Technologyen
dc.relation.ispartofseries08MCE019en
dc.subjectComputer 2008en
dc.subjectProject Report 2008en
dc.subjectComputer Project Reporten
dc.subjectProject Reporten
dc.subject08MCEen
dc.subject08MCE019en
dc.titleDesign and Optimization of the Algorithms and the Data Structures used in the Chip Analysis Toolsen
dc.typeDissertationen
Appears in Collections:Dissertation, CE

Files in This Item:
File Description SizeFormat 
08MCE019.pdf08MCE0192.21 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.