Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/201
Full metadata record
DC FieldValueLanguage
dc.contributor.authorTank, Pranav S.-
dc.date.accessioned2008-07-31T08:03:57Z-
dc.date.available2008-07-31T08:03:57Z-
dc.date.issued2008-06-01-
dc.identifier.urihttp://hdl.handle.net/123456789/201-
dc.description.abstractAs the processing capability of processor increases the computation requirements of application two folds, especially Digital Image Processing algorithms applied on satellite images require tremendous amount of calculations because high resolution images are common in aerial and satellite surveillance, even larger amounts of data are coming in near future. Convolution and cross-correlation are fundamental algorithms required in many image processing tasks, in order to speed up their computation often they are implemented on parallel hardware. Therefore, to reach constraints imposed, two approaches are possible; one is to use DSP processors having characteristics of SIMD and VLIW architecture, MAC operations which can exploit parallelism. The other is to use hybrid architecture consisting of DSP and FPGA as coprocessor. To implement above mentioned approaches proper DSP need to be selected. As a part of this, some basic image processing algorithms have been studied, implemented and simulated for various leading DSPs. The same algorithms have been implemented for P-IV and the results obtained are compared and analyzed. The second approach has been implemented for 1D FFT algorithm. As FPGA get rid of pipeline hazards, it can result in faster execution. Here algorithm computation distribution has been suggested which implies implementation of complex multiplications to be implemented in FPGA and other calculations to be done in DSP. For this scenario the speed up is measured and analyzed.en
dc.language.isoen_USen
dc.publisherInstitute of Technologyen
dc.relation.ispartofseries06MCE016en
dc.subjectComputer 2006en
dc.subjectProject Report 2006en
dc.subjectComputer Project Reporten
dc.subjectProject Reporten
dc.subject06MCEen
dc.subject06MCE016en
dc.titlePerformance Measure of Digital Image Processing on FPGA based Co-processor and DSP Processoren
dc.typeDissertationen
Appears in Collections:Dissertation, CE

Files in This Item:
File Description SizeFormat 
06MCE016.pdf06MCE016899.64 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.