Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/2051
Title: | Implementation of FIR Filter using Soft core Processor on FPGA |
Authors: | Patel, Jayesh Gajjar, N. P. |
Keywords: | Fir Filter FPGA Soft Processor-NIOS System Level Design IDFEC002 EC Faculty Paper Faculty Paper |
Issue Date: | 30-Nov-2006 |
Publisher: | Institute of Technology, Nirma University, Ahmedabad |
Citation: | National Conference on Current Trends in Technology, NUCONE - 2006, Nov 30 - Dec 2, 2006 |
Series/Report no.: | IDFEC002-1 |
Abstract: | This paper presents a system level design on reconfigurable architectures say FPGAs or CPLDs. As Altera offer many IP core for their FPGAs, NIOS-II processor is IP core in that family. NIOS-II is equivalent to a microcontroller or “computer on a chip” that includes a CPU and a combination of peripherals and memory on a single chip. SOPC Builder is a powerful system development tool for creating systems based on processors, peripherals, and memories. SOPC Builder enables you to define and generate a complete system-on-a-programmable-chip (SOPC) in much less time than using traditional, manual integration methods. NIOS-II can be programmed suing C/C++ language. It also supports assembly language also. FIR filter is implemented using NIOS-II processor. The output from the same is compared with the result obtained by Matlab. Using Altera’s Mega IP core library, system level design for communication and DSP applications is possible. System level design using NIOS-II processor plays an important role for embedded systems |
URI: | http://hdl.handle.net/123456789/2051 |
Appears in Collections: | Faculty Papers, EC - IDs |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
IDFEC002-1.pdf | IDFEC002-1 | 124.43 kB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.