Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/2383
Full metadata record
DC FieldValueLanguage
dc.contributor.authorThakore, Kruti Pranavkumar-
dc.date.accessioned2011-07-04T08:30:29Z-
dc.date.available2011-07-04T08:30:29Z-
dc.date.issued2011-06-01-
dc.identifier.urihttp://hdl.handle.net/123456789/2383-
dc.description.abstractIn recent years, the increasing processing speed of microprocessor motherboards, optical transmission links, intelligent hubs and routers, etc., is pushing the o -chip data rate into the gigabit-per-second range. In the past, high data rates were achieved by massive parallelism, with the disadvantages of increased complexity and cost for the IC package. For this reason, the o -chip data rate should move to the range of Gb/s-per-pin. The processors of today work with the operating frequency of GHz. The Phase Lock Loop acts as a clock generator which multiplies the lower frequency reference clock to match up to the operating frequency of the processor. The objective of this project is to design phase lock loop for clock generation. A Phase Lock Loop designed for the application of clock generation has been real- ized using 0.35 m CMOS technology. The application targets clock generation at speed of 1GHz with input frequency 250MHz. Total power dissipation of the PLL is 94.1mWatt at 3.3V power supply. The jitter is reduced to 5ps using high speed phase frequency detector design with dead zone compensation and charge pump with minimum mismatch in the up and down currents. The design simulation results agree fairly well with the expected results. The pre layout simulation results are evaluated using Eldo Spice Tool and Layout is made using Mentor Graphics Back End Design Tools like IC Station and DA-IC (Design Architect).en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries09MEC012en_US
dc.subjectEC 2009en_US
dc.subjectProject Report 2009en_US
dc.subjectEC Project Reporten_US
dc.subjectProject Reporten_US
dc.subject09MECen_US
dc.subject09MEC012en_US
dc.subjectVLSIen_US
dc.subjectVLSI 2009en_US
dc.subjectEC (VLSI)en_US
dc.titleDesign of pll and Clock Frequency Generationen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
09MEC012.pdf09MEC0121.17 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.