Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/2629
Title: Dynamic Partial Reconfiguration of FPGA for SEU Mitigation and Area Efficiency
Authors: Savani, Vijay G.
Mecwan, Akash I.
Gajjar, Nagendra
Keywords: Single Event Upset
SEU
Reconfiguration
Mitigation
EC Faculty Paper
Faculty Paper
ITFEC024
ITFEC025
ITFEC004
Issue Date: Apr-2011
Series/Report no.: ITFEC024-1
Abstract: The fast growing VLSI industry demands new techniques for configuring the FPGA. When it comes to defence and space application the configuration of the FPGA becomes more crucial. When it is required to configure the FPGA automatically, the need arises of more sophisticated and fast techniques for reconfiguration of FPGA. In the space application, the effect of radiation changes the bit patterns in the SRAM cells of FPGA, so it is required to put FPGA into its original condition before SEU. Considering all the facts the paper discusses the mitigation techniques for Single Event Upset (SEU) through Dynamic Partial Reconfiguration of FPGA. It is also very useful to save area of the FPGA by reconfiguration. For the proof of concept up and down sampler are developed as a reconfiguration module and then used for Dynamic Partial Reconfiguration technique. The timing and area requirement of reconfiguration using various techniques is the major focus of the paper.
Description: International Journal of Advancements in Technology, Vol. 2 (2) April, 2011, Page No. 285-291
URI: http://hdl.handle.net/123456789/2629
ISSN: 0976-4860
Appears in Collections:Faculty Papers, EC

Files in This Item:
File Description SizeFormat 
ITFEC024-1.pdfITFEC024-1377.23 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.