Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/2801
Title: Sense Amplifier Based D Flip Flop Implementation in 0.18μm Technology
Authors: Bhatasana, Piyush M.
Savani, Vijay G.
Mecwan, Akash I.
Bansal, Deepak
Keywords: Flip Flops
Sense Amplifier
SAFF
EC Faculty Paper
Faculty Paper
ITFEC023
ITFEC024
ITFEC025
NUiCONE
NUiCONE-2010
Issue Date: 9-Dec-2010
Publisher: Institute of Technology, Nirma University, Ahmedabad
Citation: 1st International Conference on Current Trends in Technology (NUiCONE 2010) Institute of Technology, Nirma University, December 9-11, 2010
Series/Report no.: ITFEC023-1
Abstract: The traditional flip flops and latches suffer from the large delays and the race conditions. The paper describes a new approach to the D flip flop design using the sense amplifier. The previous efforts in the same direction were made at the 0.25μm technology exhibits improvements in clock-to-output delay and power dissipation with respect to recently proposed high-speed flip-flops. The paper discusses the flip flop at 0.18μm technology. The output latch of proposed circuit can be considered as a hybrid solution between the standard NAND based SR latch and the N-C2MOS approach. The present technology exhibits improvements in clock-to-output delay and power dissipation with respect to recently proposed high-speed flip-flops.
URI: http://10.1.7.181:1900/jspui/123456789/2801
Appears in Collections:Faculty Papers, EC

Files in This Item:
File Description SizeFormat 
ITFEC023-1.pdfITFEC023-1219.21 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.