Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/3214
Title: | Characterization & Comparative Analysis of High Speed CMOS Comparator for Pipelined ADC |
Authors: | Gandhi, Priyesh P. Devashryaee, N. M. |
Keywords: | Analog to Digital Converters CMOS Comparators Offset Propagation Delay EC Faculty Paper Faculty Paper ITFEC006 NUiCONE NUiCONE-2010 |
Issue Date: | 9-Dec-2010 |
Publisher: | Institute of Technology |
Citation: | 1st International Conference on Current Trends in Technology, NUiCONE 2010, December 9-11, 2010, Institute of Technology, Nirma University, Ahmedabad |
Series/Report no.: | ITFEC006-2 |
Abstract: | In today’s high speed low power era, there is an increasing demand of a High Speed Comparator for ADC, DAC and various other applications in an analog and digital domain. This paper describes and analyzes five different architecture for low power and high speed comparators. In this paper, authors have analyzed and simulated the designs using TSMC 0.35 μm CMOS technology with ±2.0V for preamplifier based comparator and ±1.8V power supply for dynamic comparators. The simulation results allow the circuit designer to fully explore the tradeoffs in comparator design, such as offset voltage, speed, power and area for Pipelined A/D Converters. Prelayout and postlayout simulations are carried out using Eldo SPICE tool and layout using IC Station. |
URI: | http://10.1.7.181:1900/jspui/123456789/3214 |
Appears in Collections: | Faculty Papers, EC |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
ITFEC006-2.pdf | ITFEC006-2 | 1.24 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.