Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/3307
Full metadata record
DC FieldValueLanguage
dc.contributor.authorPrajapati, Pankaj-
dc.contributor.authorGajjar, Nagendra-
dc.date.accessioned2012-05-24T08:34:17Z-
dc.date.available2012-05-24T08:34:17Z-
dc.date.issued2009-11-25-
dc.identifier.citationNational Conference on Current Trends in Technology, NUCONE-2009, Institute of Technology, Nirma University, Ahmedabad, November 25-27, 2009, Page No. 30-32en_US
dc.identifier.urihttp://10.1.7.181:1900/jspui/123456789/3307-
dc.description.abstractDigital Modulation techniques are essential to many digital communication systems, whether it is a telephone system, a mobile cellular communication system, or a satellite communication system. Several modulation techniques for digital transmission have recently been investigated for the purpose of achieving narrow signal spectra with power concentrated within a given bandwidth. While designing a communication system, particularly a satellite communication system, special attention is needed to use the primary resources viz., the transmitted power and channel bandwidth. Space communication links is power limited. Phase Shift Keying (PSK) modulation scheme is best suited for satellite communication since power required is optimum. This paper covers all the design and implementation details of the BPSK and QPSK Modulator. The MATLAB modeling of BPSK and QPSK Modulator is performed to help the VHDL part design. The Register Transfer Level (RTL) Design of the PSK Modulator is performed using VHDL. Test Bench is developed to simulate the IP Core. The simulation result of BPSK and QPSK Modulator using MATLAB Simulink Tool Box, MATLAB coding and VHDL coding are analysised and discussed. This IP Core is implemented on XCV1000bg-6 Virtex FPGA. In addition, simulation results of VHDL Model are compared with output captured on Chipscope and Logic analyzer.en_US
dc.publisherInstitute of Technology, Nirma University, Ahmedabaden_US
dc.relation.ispartofseriesITFEC004-3en_US
dc.subjectPSKen_US
dc.subjectBPSKen_US
dc.subjectQPSKen_US
dc.subjectRTLen_US
dc.subjectVHDLen_US
dc.subjectMATLABen_US
dc.subjectEC Faculty Paperen_US
dc.subjectFaculty Paperen_US
dc.subjectITFEC004en_US
dc.subjectNUCONEen_US
dc.subjectNUCONE-2009en_US
dc.titleDevelopment and Implementation of IP Core of PSK Modulatoren_US
dc.typeFaculty Papersen_US
Appears in Collections:Faculty Papers, EC

Files in This Item:
File Description SizeFormat 
ITFEC004-3.pdfITFEC004-3364.37 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.