Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/3311
Title: | Design and Simulation of 3-Stage Pipeline ADC |
Authors: | Patel, Manish I. Patel, Shail K. Devashrayee, N. M. |
Keywords: | Analog to Digital Converter Comparator Pipeline ADC Sample and Hold EC Faculty Paper Faculty Paper ITFEC006 NUCONE NUCONE-2009 |
Issue Date: | 25-Nov-2009 |
Publisher: | Institute of Technology, Nirma University, Ahmedabad |
Citation: | National Conference on Current Trends in Technology, NUCONE-2009, Institute of Technology, Nirma University, Ahmedabad, November 25-27, 2009, Page No. 57-60 |
Series/Report no.: | ITFEC006-4 |
Abstract: | Analog to Digital Converter (ADC) provides the link between the real world of analog signal and the binary digital computational systems. Hence it is needed in all Digital Signal Processing (DSP) applications. Since last few years pipeline ADC architecture become popular in wide range of applications. In this paper, the authors have discussed a 3-stage pipeline ADC architecture using 0.35 μm CMOS technology. The architecture consists of basic blocks like sample and hold, comparator, amplifier, buffer and Digital to analog Converter (DAC). 3-stage pipeline ADC is implemented with lesser number of transistors so it is a low cost implementation. Simulation result of each block as well as each stage is presented which is carried out in Mentor Graphics eldo spice simulator. The layout is carried out in IC station. Power dissipation of the implemented ADC is 5 mW. |
URI: | http://10.1.7.181:1900/jspui/123456789/3311 |
Appears in Collections: | Faculty Papers, EC |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
ITFEC006-4.pdf | ITFEC006-4 | 201.01 kB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.