Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/4011
Full metadata record
DC FieldValueLanguage
dc.contributor.authorPatel, Snehal Mahendrabhai-
dc.date.accessioned2013-11-23T07:54:46Z-
dc.date.available2013-11-23T07:54:46Z-
dc.date.issued2013-06-01-
dc.identifier.urihttp://10.1.7.181:1900/jspui/123456789/4011-
dc.description.abstractThe CMOS Operational Amplifier is the primary component of almost all the analog and mixed signal integrated systems. Its operation though, and hence design, keeps changing with every next circuit and application. And that is because of the numerous trade-offs between parameters that are needed for any given op-amp. It is always challenging to design an op-amp that approaches its ideal operation. With the continuing advances in digital communication and signal processing systems, the windows have just got narrower. Adding the case of scaling down the device sizes (which results in lower and varying mobility) increases the precision needed to design the circuit for a given specification set. A high-speed CMOS op-amp has been designed in TSMC 180nm standard CMOS process technology for applications in Analog and Mixed signal systems. It uses a simple Common Source differential amplifier in the first stage and a buffer second stage compensated with a current buffer feedback to aid high frequency operation. The op-amp exhibits a unity gain frequency of 774MHz with a dc gain of 50.42dB. The op-amp provides a slew rate of 4.7V/ns along with rail-to-rail output swing to aid for high frequency switching applications. The schematic design and simulation of the op-amp circuit has been done using Mentor Graphics’ Pyxis software.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries10MECV28en_US
dc.subjectEC 2010en_US
dc.subjectProject Report 2010en_US
dc.subjectEC Project Reporten_US
dc.subject10MECen_US
dc.subject10MECVen_US
dc.subject10MECV28en_US
dc.subjectVLSIen_US
dc.subjectVLSI 2010en_US
dc.subjectEC (VLSI)en_US
dc.subjectProject Reporten_US
dc.titleDesign and Simulation of High Speed CMOS Operationalen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
10MECV28.pdf10MECV282.64 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.