Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/4023
Title: Development of Verification IP for LINFlex Controller using UVM
Authors: Patel, Vivek Jayeshbhai
Keywords: EC 2011
Project Report 2011
EC Project Report
Project Report
11MEC
11MECV
11MECV14
VLSI
VLSI 2011
EC (VLSI)
UVM
IP-Core
SoC
Issue Date: 1-Jun-2013
Publisher: Institute of Technology
Series/Report no.: 11MECV14
Abstract: With increasing complexity of IP-Core based SoC Design, it is important to select proper verification methodology that offer best possible performance and required least effort to setup and debug verification environment. Traditional module based verification methodology which combines both environment and tests. It's required to modify environment when writing a new test. Work embodied in the thesis presents the development of Verification IP for LINFlex Controller using UVM. Verification IP consists of all standard components Driver, Monitor, Scoreboard, Agent and top environment. UVM based methodology separates environment and tests so each test will configure environment as per its need. Sequence library and tests has been developed for a particular SoC for the verification of LINFlex Controller. Verification IP has been developed in such a manner it can be plugged to SoC level verification testbench.
URI: http://10.1.7.181:1900/jspui/123456789/4023
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
11MECV14.pdf11MECV142.39 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.